ABT Ratings, Specifications and Waveforms
Definition of Terms
DC Characteristics
Currents: Positive current is defined as conventional cur-
rent flow into a device. Negative current is de-
fined as current flow out of a device. All current
limits are specified as absolute values.
Voltages: All voltages are referenced to the ground pin. All
voltage limits are specified as absolute values.
I
BVI
Input HIGH Current (Breakdown Test). The cur-
rent flowing into an input when a specified Abso-
lute MAX HIGH voltage is applied to that input.
I
BVIT
I/O Pin HIGH Current (Breakdown Test). The cur-
rent flowing into a disabled (output is high imped-
ance) I/O pin when a specified Absolute MAX
HIGH voltage is applied to that I/O pin.
I
CEX
Output HIGH Leakage Current. The current flow-
ing into a HIGH output due to the application of a
specified HIGH voltage to that output.
I
CCH
The current flowing into the V
CC
supply terminal
when the outputs are in the HIGH state.
I
CCL
The current flowing into the V
CC
supply terminal
when the outputs are in the LOW state.
I
CCT
Additional I
CC
due to TTL HIGH levels forced on
CMOS inputs.
I
CCZ
The current flowing into the V
CC
supply terminal
when the outputs are disabled (high impedance).
I
IL
Input LOW Current. The current flowing out of an
input when a specified LOW voltage is applied to
that input.
I
IH
Input HIGH Current. The current flowing into an
input when a specified HIGH voltage is applied to
that input.
I
OH
Output HIGH Current. The current flowing out of
an output which is in the HIGH state.
I
OL
Output LOW Current. The current flowing into an
output which is in the LOW state.
I
OS
Output Short Circuit Current. The current flowing
out of an output in the HIGH state when that out-
put is shorted to ground (or other specified poten-
tial).
I
OZL
Output OFF current (LOW). The current flowing
out of a disabled TRI-STATE®output when a
specified LOW voltage is applied to that output.
I
OZH
Output OFF current (HIGH). The current flowing
into a disabled TRI-STATE output when a speci-
fied HIGH voltage is applied to that output.
I
ZZ
Bus Drainage. The current flowing into an output
or I/O pin when a specified HIGH level is applied
to the output or I/O pin of a power-down device.
V
CC
Supply Voltage. The range of power supply volt-
ages over which the device is guaranteed to op-
erate.
V
CD
Input Clamp Diode Voltage. The voltage on an in-
put (−) when a specified current is pulled from
that input.
V
ID
Input Breakdown Voltage. The voltage on an in-
put of a powered-down device when a specified
current is forced into that input.
V
IH
Input HIGH Voltage. The minimum input voltage
that is recognized as a DC HIGH-level.
V
IHD
Dynamic Input HIGH Voltage. The minimum input
voltage that is recognized as a HIGH-level during
a Multiple Output Switching (MOS) operation.
V
IL
Input LOW Voltage. The maximum input voltage
that is recognized as a DC LOW-level.
V
ILD
Dynamic Input LOW Voltage. The maximum input
voltage that is recognized as a LOW-level during
Multiple Output Switching (MOS) operation.
V
OH
Output HIGH Voltage. The voltage at an output
conditioned HIGH with a specified output load
and V
CC
supply voltage.
V
OHV
Minimum (valley) voltage induced on a static
HIGH high output during switching of other out-
puts.
V
OL
Output LOW Voltage. The voltage at an output
conditioned LOW with a specified output load
and V
CC
supply voltage.
V
OLP
Maximum (peak) voltage induced on a static
LOW output during switching of other outputs.
V
OLV
Minimum (valley) voltage induced on a static
LOW output during switching of other outputs.
AC Characteristics
f
t
Maximum Transistor Operating Frequency— The fre-
quency at which the gain of the transistor has dropped by
three decibels.
f
max
Toggle Frequency/Operating Frequency— The
maximum rate at which clock pulses may be applied to a se-
quential circuit. Above this frequency the device may cease
to function.
t
PLH
Propagation Delay Time— The time between the
specified reference points, normally 1.5V on the input and
output voltage waveforms, with the output changing from the
defined LOW level to the defined HIGH level.
t
PHL
Propagation Delay Time— The time between the
specified reference points, normally 1.5V on the input and
output voltage waveforms, with the output changing from the
defined HIGH level to the defined LOW level.
t
w
Pulse Width— The time between 1.5V amplitude points
of the leading and trailing edges of a pulse.
t
h
Hold Time— The interval immediately following the ac-
tive transition of the timing pulse (usually the clock pulse) or
following the transition of the control input to its latching
level, during which interval the data to be recognized must
be maintained at the input to ensure its continued recogni-
TRI-STATE®is a registered trademark of National Semiconductor Corporation.
Signetics™is a trademark of Philips.
August 1998
ABT Ratings, Specifications and Waveforms
© 1998 National Semiconductor Corporation MS100211 www.national.com